|               |             | 4148   | - COMI                       | UTE | R ARCH | ITECT  | TURE  |    |               |         |  |
|---------------|-------------|--------|------------------------------|-----|--------|--------|-------|----|---------------|---------|--|
| Teachin       | Progressive |        | Examination Schedule (Marks) |     |        |        |       |    |               |         |  |
| Lectures      | Practical   | Credit | Assessment                   |     | Т      | Theory |       |    | Practical Ex. |         |  |
| 3             | -           | 3      |                              |     | 3 Hrs  | 10     | 0     | -  | 125           |         |  |
| Pre-requisite |             | Source | - ι Semester                 |     | Theory | Test   | Total | TW | PR            | Gr Tota |  |
| Nil           |             | COM    |                              |     | 75     | 25     | 100   | -  |               | 100     |  |

.

Rationale: This course deals with the study of 16 and 32 bit microprocessors, their design, architecture and programming.

| COURSE CONTENTS<br>1. PROCESSOR TECHNOLOGY – CISC & RISC ARCHITECTURE<br>Representative architecture of CISC and RISC. Superscalar processor, vector and<br>symbolic processor and their representative architecture, Pipeline architecture, Brief<br>introduction to parallel processors.         |   |    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|
|                                                                                                                                                                                                                                                                                                    |   |    |
| 3. 32-BIT MICROPROCESSORS 80386 Architecture, Pins and Signals, 80386 bus transfer technique, 80386 read and<br>write cycles, 80386 modes – Real, Protected, Virtual 8086, 80386, Data types<br>instruction formats, Addressing modes. 80486 – Architecture, Instructions and<br>salient features. | 8 | 15 |
| 4. MOTOROLA MC68000<br>68000 programming model, addressing structures, instruction format, Addresing                                                                                                                                                                                               | 8 | 20 |

HUMAN RESOURCE & CURRICULUM DEVELOPMENT CELL, DIRECTORATE OF TECHNICAL EDN, GOA.

| Total                                                                             | 40 | 100 |  |
|-----------------------------------------------------------------------------------|----|-----|--|
| Pipeline Architecture, Multiprocessor Architecture and application.               | 48 | 100 |  |
| Basic concepts of Parallel and Multiple Processing, Types of Parallel Processors, |    |     |  |
| 6. PARALLEL PROCESSORS                                                            |    |     |  |
| and its special features.                                                         |    | 10  |  |
| Memory Management, New Pentium Instructions, Pentium Pro Microprocessors          |    |     |  |
| Introduction to the Pentium Microprocessor, Special Pentium Registers, Pentium    |    |     |  |
| 5. PENTIUM MICROPROCESSOR                                                         |    |     |  |
|                                                                                   |    |     |  |
| 68000 interrupts, DMA and exception handling.                                     |    |     |  |
| modes, pins and signals, system diagram, timing diagram, 68000 memory interface,  |    |     |  |

## REFERENCE BOOKS:

Microprocessors and Microcomputer based system design by Rafiquzzaman.
 Microprocessors and Microcontrollers by B.P. Singh.
 Advanced Computer Architecture by Kai Hwang.



HUMAN RESOURCE & CURRICULUM DEVELOPMENT CELL, DIRECTORATE OF TECHNICAL EDN, GOA.